## Aluminum Oxide Layers as Possible Components for Layered Tunnel Barriers

E. Cimpoiasu<sup>1</sup>, S. K. Tolpygo<sup>1</sup>, X. Liu<sup>1</sup>, N. Simonian<sup>1</sup>, J. E. Lukens<sup>1</sup>, R. F. Klie<sup>2</sup>, Y. Zhu<sup>2</sup>, and K. K. Likharev<sup>1</sup>

<sup>1</sup>Stony Brook University, Stony Brook, NY 11794-3800

<sup>2</sup>Brookhaven National Laboratory, Upton, NY 11973-5000

(Dated: October 13, 2018)

We have studied transport properties of Nb/Al/AlO<sub>x</sub>/Nb tunnel junctions with ultrathin aluminum oxide layers formed by (i) thermal oxidation and (ii) plasma oxidation, before and after rapid thermal post-annealing of the completed structures at temperatures up to 550°C. Post-annealing at temperatures above 300°C results in a significant decrease of the tunneling conductance of thermally-grown barriers, while plasma-grown barriers start to change only at annealing temperatures above 450°C. Fitting the experimental I-V curves of the junctions using the results of the microscopic theory of direct tunneling shows that the annealing of thermally-grown oxides at temperatures above 300°C results in a substantial increase of their average tunnel barriers height, from ~1.8 eV to ~2.45 eV, versus the practically unchanged height of ~2.0 eV for the plasma-grown layers. This difference, together with high endurance of annealed barriers under electric stress (breakdown field above 10 MV/cm) may enable all-AlO<sub>x</sub> and SiO<sub>2</sub>/AlO<sub>x</sub> layered "crested" barriers for advanced floating-gate memory applications.

PACS numbers: 73.40.Rw, 85.30.Kk, 85.30.Mn

Calculations<sup>1,2,3</sup> indicate that tunnel conductance of layered barriers, in particular those with "crested" potential profile peaking in the middle, may be much more sensitive to the applied voltage than that of the uniform layers.<sup>4</sup> This sensitivity, if combined with high endurance to electric stress, may be used in advanced floatinggate memories, including fast and scalable random access memories<sup>5</sup> and fast single- and few-electron memories,<sup>6,7</sup> and ultradense data storage systems,<sup>1</sup> as well as for improvement of the usual nonvolatile (e.g., "flash") memories.<sup>8,9</sup> However, finding an appropriate combination of materials for crested barrier layers presents a challenge. Indeed, numerous experiments (for a review see, e.g., Ref.[10]) indicate that just a few known CMOScompatible materials may combine the barrier height sufficient for thermionic current suppression at room temperature (above  $\sim 1.5 \text{ eV}$ ), with the necessary high breakdown field (above 10 MV/cm), and negligible trapassisted tunneling. To our knowledge (see also the recent theoretical calculations)<sup>11</sup>, the list of such candidate materials is essentially limited to: (i) silicon dioxide, (ii) low-trap-density silicon nitride that may be grown using special methods,  $^{12,13}$  and (iii) aluminum oxides grown by a variety of methods including notably thermal<sup>14</sup> and  $plasma^{15}$  oxidation.

The goal of this paper is to show that the aluminum oxides represent a good material choice for fabrication of crested barriers. Experimental measurements of the most important parameter in this context, the average tunnel barrier height  $\langle U \rangle$ , have been reported for aluminum oxide layers in quite a few publications. Unfortunately, the cited values of  $\langle U \rangle$ , are scattered rather broadly: for thermally-grown oxides, most results are in the range from 1.7 to 2.5 eV (see, e.g., Refs. [16-22]), but values as low as 1.2 eV,<sup>23</sup> and as high as 4.75 eV,<sup>24</sup> or even 20 eV,<sup>25</sup> have also been derived from the data. Similarly, for plasma-grown layers, most reported values

of  $\langle U \rangle$ , are in the range from 1.7 to 2.3 eV (see, e.g., Refs.  $[24], [26-30]),^{31}$  but numbers as high as 3.6 eV have also been claimed.<sup>29</sup> The published results for the apparent barrier asymmetry,  $\Delta U \equiv U_{max} - U_{min}$ , are scattered even more, from a few tenths of eV all the way up to 6 eV<sup>24</sup> and the only apparent consensus is that the barrier is always higher at the top (counter-electrode) interface. Probably, the most important source of these differences are those of the film fabrication, including the substrate temperature (that has not always been carefully monitored) and the counter-electrode material. However, some result scattering may be also attributed to the variety of techniques used for barrier height measurement, including I-V curve fitting, <sup>16,17,18,19,20,21,22,24,25,27,28,29,30</sup> photoelectric effect, <sup>18,20,26</sup> and ballistic electron emission spectroscopy.<sup>23</sup> Some of these methods may give rather inaccurate results. For example, as it has been shown in our recent work,<sup>22</sup> fitting of I-V curves of aluminum oxide barriers with WKB approximation results may lead to substantial errors, since such barriers are rather thin and sharp. These errors may be dramatically increased if low-V expansions of WKB formulas<sup>32,33</sup> are used, as this procedure is highly vulnerable to minor additional currents due to inelastic (e.g., trap-assisted) tunneling - see, e.g., Fig. 2 and its discussion below. Our experience shows that fitting the slope of the "Fowler-Nordheim plot" (lnI vs. 1/V) of high-V data may also lead to very substantial errors. The experimental information on the effective mass of the tunneling electrons is even more limited (see the discussion below).

One more motivation for additional experimentation was to study the effects of rapid thermal post-annealing of tunnel junctions. It was noticed previously that thermal annealing may improve tunneling magnetoresistance of junctions between magnetic layers<sup>34,35,36,37,38,39,40</sup> and, for high annealing temperatures  $T_a$ , change the atomic structure of the oxide quite substantially<sup>41</sup>. However, the annealing effect on the barrier height  $\langle U \rangle$ , has not been studied in any detail, to the best of our knowledge. (Some changes in  $\langle U \rangle$ , at  $T_a < 300^{\circ}$ C were noticed in Refs. [34], [36], and [38-40], but the uncertainty of the results, obtained using the WKB expansion,<sup>32,33</sup> was comparable with the change itself.) Thus, we have carried out detailed studies of tunnel barriers grown by thermal and plasma oxidation of aluminum, and rapid post-annealed at various temperatures.



FIG. 1: Experimental current density J as a function of the applied dc voltage V for Nb/Al/AlO<sub>x</sub>/Nb junctions with (a) thermally-grown (Crest 5) and (b) plasma-grown (Crest 19) oxide layers, before and after the rapid thermal anneals at indicated temperatures, as measured at 4.2 K. The noisy flattening of the lower curve in panel (b) at small voltages is due to leakage of our measurement setup at I  $\leq 10^{-13}$  A.

The oxide layers have been grown on oxidized Si wafers  $(\rho \approx 10 \ \Omega\text{-cm})$  covered by 500 nm of thermally-grown SiO<sub>2</sub>, as components of standard Nb-trilayer junctions.<sup>42</sup> The oxides were formed in-situ on 10-nm-thick aluminum films that had been dc-magnetron-sputtered on similarly deposited 150-nm-thick niobium films, using either exposure to dry oxygen or in 13.6 MHz oxygen plasma, both at room temperature. (Wafers were kept on a water-

cooled, dc-insulated holder.) After in-situ sputtering of a niobium 100-nm-thick counter-electrode and sample patterning into junctions of various area A (3×3, 30×30, and 300×300 mm<sup>2</sup>), a few chips from each wafer were subjected to rapid thermal annealing. *DC I-V* measurements of both as-oxidized and annealed junctions have been carried out at both room and helium (4.2 K) temperatures, using a special low-noise, high-sensitive setup. Voltage sweeps with gradually growing amplitude were used to characterize transport up to the very onset of hard breakdown.

Here we focus on comparing the results from two representative wafers: "Crest 5" (thermal oxidation for 40 minutes at 100 Torr) and "Crest 19" (plasma oxidation for 3 minutes at 15 mTorr), both post-annealed at temperatures up to 550°C in inert atmosphere (either Ar or N<sub>2</sub>).<sup>43</sup> The junctions, both before and after post-annealing, were highly reproducible, with the r.m.s. on-chip (junction-to-junction) variation of low-voltage conductance from as low as 0.8% (considerably better than any published results we are aware of ) to 20% (comparable with the reported results - see, e.g., Ref. [44]).



FIG. 2: The nonlinear "dynamic" conductance  $G(V) \equiv dI/dV$  of a typical 450°C-annealed sample from wafer Crest 5, measured at liquid-helium and room temperatures.

Figure 1 shows I-V curves of representative junctions from these two wafers, both before and after postannealing at various temperatures. (These data have been taken at helium temperature; however, the increase of temperature to 300 K changes the current only slightly - see Fig. 2). First of all, one can see that the annealing above  $\sim 300^{\circ}$ C leads to a considerable improvement of the junction quality: the hard breakdown voltage V<sub>b</sub> increases, and the I-V curves show virtually no hysteresis or "soft breakdown", up to V<sub>b</sub>. (For thermally-grown oxides annealed at  $\sim 500^{\circ}$ C and beyond, the hysteresis appears again, though V<sub>b</sub> continues to grow.) More quantitatively, the charge to breakdown, measured at room temperature for samples annealed at 450°C, stays above  $10^5$  C/cm<sup>2</sup> (i.e., a few orders of magnitude higher than the level typical for industrial grade  $SiO_2$  barriers)<sup>14</sup> until  $\sim 2.1$  V for both Crest 5 and Crest 19 samples.

However, our most important observation is a dramatic difference between the effects of annealing temperature upon the thermally-grown and plasma-grown oxides: while the low-voltage conductance of the former junctions drops sharply starting above  $\sim 300^{\circ}$ C and reaches almost 6 orders of magnitude by  $450^{\circ}$ C,<sup>45</sup> the reduction in the latter barriers is minor (below 2 orders of magnitude) until the annealing temperature has been raised to  $\sim 500^{\circ}$ C. In order to give at least a phenomenological interpretation of this effect, we have used theoretical fits to extract essential tunnel barrier parameters of the AlO<sub>x</sub> layers.



FIG. 3: (a) High-resolution transmission-electron-microscope images of a  $450^{\circ}$ C post-annealed sample from wafer Crest 5 for two different magnifications and (b) magnified part of the layered structure with the position of the electron energy loss spectroscopy spectra indicated.

The shape of I-V curves of the samples (Fig. 1), and their very weak temperature dependence (Fig. 2) are consistent with the assumption of direct tunneling of electrons through the barrier.<sup>46</sup> [This conclusion is also supported by the results of high-resolution microscopy (Fig. 3) and electron energy loss spectroscopy (Fig. 4) of the annealed samples, showing a well-defined oxide layer with sharp interfaces with both base and counter-electrodes.] This is why we have fitted our experimental data with results of a "microscopic" (non-WKB) theory of such tunneling. Our general computer algorithm is based on the



FIG. 4: Results of the electron energy loss spectroscopy for two energy ranges from the positions indicated in Fig. 3b: 1 - Nb base electrode, 2 - the middle of Al layer, 3 -  $AlO_x$ layer, and 4 - Nb counter-electrode. The spectra are background subtracted, and corrected for multiple scattering contributions. The carbon K-edge present in all the spectra stems from the carbon build-up during the spectrum acquisition and is not a feature of the sample structure.

joint solution of the 1D Schrödinger equation (using the transfer-matrix technique) and Poisson equation for tunneling electrons.<sup>47</sup> However, we have found that the barrier shape modification by the charge of tunneling electrons is very small. The exclusion of the Poisson solver from the code makes it very fast: simulation of one I-V curve in ~100 points with a few-percent accuracy takes about 1 minute on a single-processor workstation. The code has been checked on the results for SiO<sub>2</sub> layers described in Ref. [48], and gave similar results to those of the theoretical calculations in that seminal paper.

Figure 5 shows the results of the fitting of the voltage dependence of the specific dynamic conductance  $g(V) \equiv A^{-1}dI(V)/dV$  for junctions of both types post-annealed at 450°C. The advantage of fitting the semilog g(V) plots

rather than the lnI(V) curves (Fig. 1) is that in the former case the peculiarities of low-voltage behavior are revealed more clearly - see also Fig. 2. They show, in particular, a minor "cusp" contribution  $G_h \propto |V|^{\alpha-1}$  to the conductance (and hence  $I_h \propto sgn(V)|V|^{\alpha}$  to current,) similar to that observed and discussed by others - see, e.g., Refs. [46], [49-51]. Figure 2 shows that this current component is more sensitive to temperature than the current at higher voltages, though this temperature dependence is still much weaker than that for the Poole-Frenkel conductance mechanism.<sup>52</sup> Though the exact identification of the physics of the  $I_h$  component is beyond the scope of this work, we believe that it is due to some sort of hopping (trap-assisted tunneling) strongly affected by the Coulomb interaction of the hopping electrons. In fact, it may be best fitted with the values ( $\alpha = 1.8 \pm 0.1$ for Crest 5 and  $\alpha = 2.0 \pm 0.3$  for Crest 19) that are relatively close to that of the classical Mott-Gurney law ( $\alpha$ = 2) for space-charge-limited current.<sup>53</sup> A better agreement would be hard to expect, since the Mott-Gurney model implies that the layer thickness d is much larger than the localization radius a of a typical trap, and the thickness of our barriers  $(d \sim 2 \text{ to } 3 \text{ nm as shown below})$ is comparable with the estimated value  $a \sim 1$  nm. For the best fitting, we have subtracted  $I_h$  from the data (see the dashed lines in Fig. 5), although the fitting results are appropriate even for the raw data.

As Fig. 5 shows, a relatively good fitting of the data may be achieved with the traditional trapezoidal (i.e., one-layer) model of the barrier. However, better fitting is provided by the potential profile approximation with two (for Crest 5) or three (for Crest 19) linear pieces, implying a layered structure of the oxide. This is not too surprising, since the complex interface chemistry, as well as trapped charge impurities (see, e.g., Ref. [54]) may provide interfacial layers with properties different from the oxide bulk. Note that while the *I-V* curve fitting gives very definite results for the effective thickness  $d_{ef} = (m/m_0)^{1/2}d$  of the layers, it cannot distinguish the contributions to  $d_{ef}$  from the effective mass *m* of the tunneling electron and from the physical thickness *d* of the barrier.<sup>55</sup>

In order to estimate d (and hence m), we have used measurements of specific capacitance  $C_0$  of the annealed junctions (at  $T_a=450^{\circ}$ C). The specific capacitance has turned out to be close to  $2.8\pm0.7 \text{ mF/cm}^2$  for Crest 5 and  $2.3\pm0.5 \text{ mF/cm}^2$  for Crest 19. Assuming that the dielectric constant of the aluminum oxides is within the range  $9\pm1$  (cited in most publications), the capacitance values imply that the physical thickness of oxides is  $2.85 \pm 0.25$ nm for the thermal growth and  $3.45\pm0.25$  nm for the plasma oxidation. These estimates have been confirmed using high-resolution transmission electron microscopy (HRTEM). For example, Fig. 3 shows two images of a representative Crest 5 junction annealed at 450°C. The picture quality is affected by the fact that the base Nb electrode is relatively thick and polycrystalline, so its surface is uneven at a-few-nm scale. Nevertheless, the im-



FIG. 5: Fitting of the specific dynamic conductance  $g(V) \equiv A^{-1}dI(V)/dV$  of post-annealed (450°C) junctions with (a) thermally-grown and (b) plasma-grown barriers with microscopic theory of direct tunneling. Solid lines show raw data, dashed lines - the data corrected for trap-assisted tunneling (see the text), curves with solid points show the best fits with one-layer (trapezoidal) model, while those with open points for more complex potential profiles. The fitting parameters (the average barrier height  $\langle U \rangle$ , asymmetry  $\Delta U$ , and effective thickness  $d_{ef} = (m/m_0)^{1/2}d$ ) are listed inside for each layer, from the base electrode up).

ages reveal an amorphous  $AlO_x$  layer with a thickness of  $\sim 3$  nm, i.e. reasonably close to that extracted from capacitance measurements.

Using the effective thickness determined by our fitting procedure (see Fig. 5) we estimate the effective mass  $(0.35\pm0.20)m_0$  for the thermally-grown oxide and  $(0.50\pm0.15)m_0$  for the plasma-grown oxide. These values are in a reasonable agreement with the theoretical result 0.4m0 of Ref. [56], but substantially somewhat lower than the value ~  $1.0m_0$ , which may be deduced from the experimental results of Ref. [58], assuming that the average barrier height for those films (thermally-grown with UV stimulation and then annealed at 250°C) is the same as for our thermally-grown layers annealed at the similar temperature. (Probably, the reason of the discrepancy is that the above assumption is incorrect, i.e. that the UV stimulation increases the barrier height substantially.)

We have applied the fitting procedure described above to extract the average barrier height for both as-grown and post-annealed aluminum oxides. We found that the average barrier height  $\langle U \rangle$ , of the thermally-grown oxide increases rapidly at annealing temperatures above 300°C: from an initial value of  $\sim 1.8 \text{ eV}^{22}$  to  $\sim 2.45 \text{ eV}$  at  $450^{\circ}$ C. and remains close to this value for all the higher annealing temperatures we have explored (up to  $\sim 550^{\circ}$ C). On the other hand, the average barrier height of the plasmagrown oxide remains practically unchanged at around 2 eV. Semi-quantitatively, this is directly visible from the high-V experimental data shown in Fig. 1, since the barrier height (expressed in electron-Volts) is always close<sup>20</sup> to the voltage of the maximum positive curvature of semi-logarithmic plots lnI vs. V, corresponding to the crossover between tunneling through the barrier as a whole at lower voltages, and the Fowler-Nordheim tunneling through its unsuppressed part at higher V.

Thus the average barrier height for thermally-grown, post-annealed aluminum oxide layers is substantially (by 25%) higher than that in the plasma-grown layers. This fact offers the possibility of using the oxides in layered (e.g., "crested") barriers for advanced floating-gate memories and other applications.<sup>1</sup> Figure 6 shows the tunnel current density  $J \equiv I/A$  and the corresponding time scale  $\tau$  of floating gate recharging calculated for two promising layer combinations: (i) thermal oxide similar to annealed Crest 5, plus plasma oxide similar to Crest 19, and (ii) 1.25-nm SiO<sub>2</sub> layer, plus AlO<sub>x</sub> layer similar to Crest 19.

The plots show that the all-aluminum layered barrier of type (i) may sustain the 10-year retention time (standard for nonvolatile memories) at voltages below 1.5 V, while the voltage increase to ~4 V (i.e., by a factor less than 3, enabling a simple NOR structure of memory blocks5) would cause the gate recharging in ~10  $\mu$ s. Such write/erase time is still too long for RAM applications. Notice, however, that the voltage applied to each of the layers would be below 2.2 V, ensuring high endurance: charge-to-breakdown well above 10<sup>5</sup> C/cm<sup>2</sup>, corresponding to more than 10<sup>6</sup> re-write cycles. This option may be attractive for low-voltage flash memories, especially because there are good prospects of increasing the barrier endurance even further by using higher post-annealing temperatures<sup>58</sup> and/or Zr alloying of the barriers.

The results for option (ii), i.e.,  $SiO_2/AlO_x$  barriers, are even more interesting. At V = 3.2 V (or higher) such a barrier would allow the floating gate to recharge in less than 1 nanosecond, with voltage about 1.6 V across each layer. For electric fields that are so low, we could not even measure the charge-to-breakdown experimentally, but a simple extrapolation of the high-V data gives an estimate of ~10<sup>15</sup>C/cm<sup>2</sup>, corresponding to ~10<sup>11</sup> re-writing cycles, which are sufficient for RAM applications. The drawback of these barriers would be a relatively short retention time ( $\sim 100$  s at 1.5 V). Too short for nonvolatile memories, this time is still sufficiently long for DRAMlike memories with periodic refresh.



FIG. 6: Tunnel current density J = I/A(increasing with the applied voltage V) and the recharging time constant  $\tau \equiv C_0 V/J(V)$  (decreasing with voltage) for two layered tunnel barriers and two uniform SiO<sub>2</sub> barriers, calculated using the aluminum oxide parameters shown in the inset of Fig. 5 and for silicon dioxide parameters taken from Ref. 48 (U=3.34 eV,  $m/m_0 = 0.35$ ). The used dielectric constant values are 10 and 3.9, respectively.

These estimates should be, of course, looked upon with caution, since the calculations shown in Fig. 6 imply that the two layers, which had been grown and measured separately in our experiments, may be combined without a substantial change of their properties. It is more probable that the sequential deposition of the layers will cause at least a moderate change of their parameters and, hence, a deviation from these predictions. Note, however, that these changes may be either detrimental or beneficial for the crested barrier properties. Moreover, some barrier parameters (e.g., thickness of the plasma-grown layer) can be easily changed to compensate for undesirable barrier alterations and to improve the crested barriers performance even further.

To summarize, we have found experimental evidence that electron transport through thermally- or plasmagrown, post-annealed ultrathin aluminum oxide layers is dominated by direct tunneling in electric fields up to  $\sim 10 \text{ MV/cm}$ . The effective height of the corresponding tunneling barriers, within the annealing temperature range from 300°C to 550°C, is substantially dependent on whether the layer has been grown by thermal or plasma oxidation. This fact offers hope for the implementation of layered all-AlO<sub>x</sub> and SiO<sub>2</sub>/AlO<sub>x</sub> barriers for advanced floating-gate memories. Our plans are to explore such barriers experimentally in near future.

This work was supported in part by AFOSR. The authors are grateful to Yu. A. Polyakov and X. Wang

for technical assistance. Useful discussions with A. Bratkovsky, J. Cosgrove, M. Gribelyuk, M. Gurvitch, E.

- <sup>1</sup> K. K. Likharev, Appl. Phys. Lett. **73**, 2137 (1998).
- <sup>2</sup> A. N. Korotkov and K. K. Likharev, in 1999 IEDM Tech. Digest (IEEE Press, Piscataway, NY, 1999), p. 223.
- <sup>3</sup> J. D. Casperson, L. D. Bell, and H. A. Atwater, J. Appl. Phys. **92**, 261 (2002).
- <sup>4</sup> A similar, but smaller increase of the voltage sensitivity may come from the difference of the dielectric constants of the layers - see B. Govoreanu, P. Blomme, M. Rosmeulen, J. Van Houdt, and K. De Mayer, IEEE Electron Dev. Lett. **24**, 99 (2003).
- <sup>5</sup> K. K. Likharev, IEEE Circuits and Devices **16**, 16 (2000).
- <sup>6</sup> K. K. Likharev, Proc. IEEE **87**, 606 (1999).
- <sup>7</sup> A. N. Korotkov, J. Appl. Phys. **92**, 7291 (2002).
- <sup>8</sup> W. D. Brown and J. E. Brewer (eds.), Nonvolatile Semiconductor Memory Technology, (IEEE Press, New York, 1998).
- <sup>9</sup> P. Pavan, R. Bez, P. Olivo, and E. Zanoni, Proc. IEEE 85, 1248 (1997).
- <sup>10</sup> G. D. Wilk, R. M. Wallace, and J. M. Anthony, J. Appl. Phys. 89, 5243 (2001).
- <sup>11</sup> J. W. McPherson, J. Kim, A. Shanware, H. Mogul, and J. Rodriguez, IEEE Trans. on Electron Dev. **50**, 1771 (2003).
- <sup>12</sup> T. P. Ma, IEEE Trans. on Electron Dev. **45**, 680 (1998).
- <sup>13</sup> M. She, H. Takeuchi, and T.-S. King, IEEE Electron Dev. Lett. **24**, 309 (2003).
- <sup>14</sup> J. C. Fisher and I. Giaever, J. Appl. Phys. **32**, 172 (1961).
- <sup>15</sup> J. L. Miles and P. H. Smith, J. Electrochem. Soc. **110**, 1240 (1963).
- <sup>16</sup> D. Meyerhofer and S. A. Ochs, J. Appl. Phys. **34**, 2535 (1963).
- <sup>17</sup> S. R. Pollack and C. E. Morris, J. Appl. Phys. **35**, 1503 (1963).
- <sup>18</sup> K. W. Shepard, J. Appl. Phys. **36**, 796 (1965).
- <sup>19</sup> L. L. Chang, P. J. Stiles, and L. Esaki, J. Appl. Phys. **38**, 4440 (1967).
- <sup>20</sup> K. H. Gundlach and J. Hltz, Surf. Sci. **27**, 125 (1971).
- <sup>21</sup> D. McBride, G. Rochlin, and P. Hansma, J. Appl. Phys. 45, 2305 (1974).
- <sup>22</sup> S. K. Tolpygo, E. Cimpoiasu, X. Liu, Yu. A. Polyakov, J. E. Lukens, and K. K. Likharev, IEEE Trans. on Appl. Supercond. **13**, 99 (2003).
- <sup>23</sup> W. H. Rippard, A. C. Perrella, F. J. Albert, and R. A. Buhrman, Phys. Rev. Lett. 88, 046805 (2002).
- <sup>24</sup> J. C. Lau and R. V. Coleman, Phys. Rev. B 24, 2985 (1981).
  <sup>25</sup> K. Cl. D. L.K. A. L. D. L. L. D. L. C. L. D. L. C. L. D. L. K. D. L. K. C. L. D. L. K. C. L. D. L. K. C. L. D. L. K. C. L. D. L. K. D
- <sup>25</sup> K. Gloss, P. J. Koppinen, and J. P. Pekola, J. Phys.: Cond. Matt. **15**, 1733 (2003).
- <sup>26</sup> A. I. Braunstein, M. Braunstein, G. S. Picus, and C. A. Mead, Phys. Rev. Lett. **14**, 219 (1965).
- <sup>27</sup> A. M. Goodman, J. Appl. Phys. **41**, 2176 (1970).
- <sup>28</sup> J. Kadlec and K. H. Gundlach, Solid State Commun. 16, 621 (1975).
- <sup>29</sup> J. Schamalhorst, H. Brckl, M. Justus, A. Thomas, G. Reiss, M. Vieth, G. Giers, and J. Wecker, J. Appl. Phys. 89, 586 (2001).
- <sup>30</sup> J. Du, X. H. Xiang, G. Landry, B. You, A. Hu, H. W. Zhao, J. Q. Xiao, J. Appl. Phys. **91**, 8780 (2002).

- <sup>31</sup> Most experiments with Al<sub>2</sub>O<sub>3</sub> films fabricated by other methods (such as rf magnetron sputtering from a stoichiometric source, or atomic layer deposition) also give  $\langle U \rangle$ , within this range - for a brief literature review see V. V. Afanas'ev, M. Houssa, A. Stesmans, and M. M. Heynes, J. Appl. Phys. **91**, 3079 (2002).
- <sup>32</sup> J. G. Simmons, J. Appl. Phys. **34**, 1793; 2581 (1963).
- <sup>33</sup> W. F. Brinkman, R. C. Dynes, and J. M. Rowell, J. Appl. Phys. 41, 1915 (1970).
- <sup>34</sup> R. C. Sousa, J. J. Sun, P. P. Freitas, A. Kling, M. F. da Silva, J. C. Soares, Appl. Phys. Lett. **73**, 3288 (1998).
- <sup>35</sup> S. S. P. Parkin, K.-S. Moon, K. E. Pettit, D. J. Smith, R. E. Dunin-Borkowski, M. R. McCartney, Appl. Phys. Lett. **75**, 543 (1999).
- <sup>36</sup> R. C. Sousa, J. J. Sun, P. P. Freitas, A. Kling, M. F. da Silva, J. C. Soares, J. Appl. Phys. 85, 5258 (1999).
- <sup>37</sup> J. Schmalhorst, H. Bruckl, G. Reiss, M. Vieth, G. Gieres, J. Wecher, J. Appl. Phys. 87, 5191 (2000).
- <sup>38</sup> S. Cardoso, P. P. Freitas, C. de Jesus, P. Wei, J. C. Soares, Appl. Phys. Lett. **76**, 610 (2000).
- <sup>39</sup> K. I. Lee, J. H. Lee, W. Y. Lee, K. W. Rhie, J. G. Ha, C. S. Kim, K. H. Shin, J. Magn. & Magn. Mater. **239**, 120 (2002).
- <sup>40</sup> K. I. Lee, K. H. Chae, J. H. Lee, J. G. Ha, K. Rhie, W. Y. Lee, K. H. Shin, Microelectron. Eng. **69**, 305 (2003).
- <sup>41</sup> P. C. Snijders, L. P. H. Jeurgens, and W. G. Sloof, Surf. Sci. **496**, 97 (2002).
- <sup>42</sup> M. Gurvitch, M. A. Washington, and H. A. Higgins, Appl. Phys. Lett. **24**, 472 (1983).
- <sup>43</sup> While the run-to-run reproducibility of annealing results was very good, and we could get very similar results for annealing in both Ar and N<sub>2</sub>, the gas choice has unfortunately resulted in a substantial shift: in order to get the same annealing effect in argon, the perceived temperature should be approximately 100°C higher than for nitrogen, apparently because of a different gas pressure. This is why the temperatures cited below (that are the averages between the readings for Ar and N<sub>2</sub>) should be considered as uncertain by approximately  $\pm 50^{\circ}$ .
- <sup>44</sup> E. Y. Chen, R. Whig, J. M. Slaughter, J. Goggin, G. Steiner, and S. Tehrani, J. Appl. Phys. 87, 6061 (2000).
- <sup>45</sup> A recent study of annealing of thermally-grown aluminum oxides has shown much smaller conductance suppression within the same range of annealing temperatures - see H. Scherer, Th. Weimann, A. B. Zorin, and J. Niemeyer, J. Appl. Phys. **90**, 2528 (2001). Possible reasons of the difference include the much lower oxygen exposure ( $\sim 10^5$ Pa-s vs.  $\sim 3 \times 10^7$  Pa-s for our Crest 5) and a different counter-electrode material (Al vs. our Nb). An additional argument for the latter hypothesis is provided by the fact that annealing of junctions with various ferromagnetic electrodes<sup>34,35,36,37,38,39,40</sup> gives broadly scattered results, in some cases<sup>34,36,38</sup> leading to an increase of the tunnel conductance.
- <sup>46</sup> J. J. Akerman, J. M. Slaughter, R. W. Dave, I. K. Schuller, Appl. Phys. Lett. **79**, 3104 (2001).
- <sup>47</sup> The code included a phenomenological description of en-

P. Gusev, and T.-P. Ma are gratefully acknowledged.

ergy relaxation of tunneling electrons in the classically allowed part of the barrier. Such relaxation, in particular, suppresses the current resonances due to the overbarrier reflection - see, e.g., M. V. Fischetti, D. J. DiMaria, L. Dori, J. Batei, E. Tierney, and J. Stasiak, Phys. Rev. B **35**, 4404 (1987) and references therein. We have found that the best agreement with the aluminum oxide data may be achieved assuming the characteristic relaxation length is below 1 nm, i.e. smaller than the barrier thickness.

- <sup>48</sup> M. Fukuda, W. Mizubayashi, A. Kohno, S. Miyazaki, and M. Hirose, Jpn. J. Appl. Phys. (pt. 2) **37**, L1534 (1998).
- <sup>49</sup> J. S. Moodera, J. Nowak, and R. J. M. van der Veerdonk, Phys. Rev. Lett. **80**, 2941 (1998).
- <sup>50</sup> J. R. Kirtley, S. Washburn, and D. J. Scalapino, Phys. Rev. B 45, 336 (1992).
- <sup>51</sup> S. Meng, C. Basceri, B. W. Busch, G. Derderian, G. Snadhu, Appl. Phys. Lett. 83, 4429 (2003).
- <sup>52</sup> J. L. Hartke, J. Appl. Phys. **39**, 4861 (1968).
- <sup>53</sup> N. F. Mott and R. W. Gurney, Electronic Processes in Ionic

Crystals (Oxford U. Press, London, 1940); reproduced, e.g., by M. A. Lampert, Phys. Rev. **103**, 1648 (1956).

- <sup>54</sup> R. S. Johnson, G. Lucovsky, and I. Baumvol, J. Vac. Sci. Technol. A **19**, 1359 (2001).
- <sup>55</sup> In fact, the expression  $d_{ef} = (m/m_0)^{1/2} d$  is exact only within the WKB approximation. We have checked that the microscopic theory gives results that may be approximated with the formula  $d_{ef} = (m/m_0)^{\beta}$  with the values of  $\beta$  very close to 0.5 (~0.506 for the parameters inferred for sample Crest 5 and ~0.502 for Crest 19).
- <sup>56</sup> A. M. Bratkovsky, Phys. Rev. B **56**, 2344 (1997).
- <sup>57</sup> M. Covington, J. Nowak, and D. Song, Appl. Phys. Lett. 76, 3965 (2000).
- <sup>58</sup> S.-W. Huang and J.-G. Hwu, IEEE Trans. on Electron Devices **50**, 1658 (2003).
- <sup>59</sup> S.-R. Lee, C.-M. Choi, and Y. K. Kim, Appl. Phys. Lett. 83, 317 (2003).